Product Summary

EP1S20F780C7 contains a two-dimensional row and column-based architecture to implement custom logic. A series of column and row interconnects of varying length and speed provides signal interconnects between logic array blocks (LABs), memory block structures, and DSP blocks. The logic array consists of LABs, with 10 logic elements (LEs) in each LAB. An LE is a small unit of logic providing efficient implementation of user logic functions. LABs are grouped into rows and columns across the EP1S20F780C7.

Parametrics

EP1S20F780C7 absolute maximum ratings: (1)VCCINT Supply voltage With respect to ground: –0.5 to 2.4 V; (2)VCCIO –0.5 to 4.6 V; (3)VI DC input voltage: –0.5 to 4.6 V; (4)IOUT DC output current, per pin: –25 to 25 mA; (5)TSTG Storage temperature: –65 to 150 ℃; (6)TAMB Ambient temperature: –65 to 135 ℃; (7)TJ Junction temperature: 135 ℃.

Features

EP1S20F780C7 features: (1)10,570 to 114,140 LEs; (2)Up to 10,118,016 RAM bits (1,264,752 bytes) available without reducing logic resources; (3)TriMatrix memory consisting of three RAM block sizes to implement true dual-port memory and first-in first-out (FIFO); (4)buffers up to 312 MHz; (5)High-speed DSP blocks provide dedicated implementation of; (6)multipliers (at up to 250 MHz), multiply- accumulate functions, and finite impulse response (FIR) filters; (7)Up to 16 global clocks with 22 clocking resources per device region; (8)Up to 12 enhanced PLLs per device provide spread spectrum, programmable bandwidth, clock switch-over, real-time PLL reconfiguration, and advanced multiplication and phase shifting; (9)Support for numerous single-ended and differential I/O standards; (10)High-speed differential I/O support on up to 116 channels with up to 80 channels optimized for 840 megabits per second(Mbps); (11)Support for high-speed networking and communications bus standards including RapidIO, UTOPIA IV, CSIX, HyperTransportTM technology, 10G Ethernet XSBI, SPI-4 Phase 2 (POS-PHY Level 4), and SFI-4; (12)TerminatorTM technology provides on-chip termination for differential and single-ended I/O pins with impedance matching; (13)Support for remote configuration updates.

Diagrams

EP1S20F780C7 block diagram

Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
EP1S20F780C7
EP1S20F780C7


IC STRATIX FPGA 20K LE 780-FBGA

Data Sheet

0-18: $250.80
EP1S20F780C7N
EP1S20F780C7N


IC STRATIX FPGA 20K LE 780-FBGA

Data Sheet

0-1: $228.00